EECS 281 January 22, 2015

Subtraction:

two's complement numbers:

negate subtrahend by taking

two 's complement, then add it to

the minuerd.

 $\frac{4}{-3} = \frac{0100}{(0.100)} = \frac{0.100}{(0.100)}$ 

0011 63 + 16 1101 6 - 3 0100 + 1100

overflow: examine the signs of minuerd and complemented of subtrahend: same rules apply as in addition.

Digital Grants:

Map real values for & physical quantities in two logic values 0 and 1.

logic 1 (High)

3.5

Logic 1 (High)

undefined logic level.

combinational circuit: outputs depend only on its current imputs.

operation fully defined by a trith table.

Sequential Circuit: Circuit with memory, outputs depend on current input and sequence of past inputs.

Three basic logic functions: AND, OR, NOT can be used to build any combinational digital logic circuit.

$$\frac{2}{2} = 4$$

| X | 4  | Y AUD Y |
|---|----|---------|
| 0 | 0  | 0       |
| Ó | 1. | 0       |
| 1 | 0  | 0       |
|   | )  |         |

$$\frac{X}{Y}$$
  $\frac{XORY}{X+Y}$ 

| X  | 4 | XORY |
|----|---|------|
| .0 | ٥ | 0    |
| O  |   |      |
|    | 0 |      |
|    |   |      |



| χ | NOT X |  |  |
|---|-------|--|--|
| 0 |       |  |  |
| 1 | 0     |  |  |

DUA - TOH : DUALY

| X | 4 | Y GUANX |
|---|---|---------|
| 0 | 0 |         |
| 0 | 1 |         |
| 1 | 0 |         |
| i | 1 | O       |

| Χ       | 4 | X NOR Y |  |  |
|---------|---|---------|--|--|
| 0       | 0 | i       |  |  |
| $\circ$ | 1 | 0       |  |  |
| 1       | 0 | 0       |  |  |
| (       |   | 0       |  |  |



Figure 3-4

Logic circuit with the truth table of Table 3-2.

From Digital Design: Principles and Practices, Fourth Edition, John F. Wakerly, ISBN 0-13-186389-4. ©2006, Pearson Education, Inc., Upper Saddle River, NJ. All rights reserved.



Figure 3-5
Timing diagram for a logic circuit.

cmos logic arants building blocks Mos transistors. modeled them as 3-terminal device that acts like a voltage controlled resistance. e,g. V.n=0

1-channel: NMOS

normally vgs > 0

increase Vgs >> decrease Pds

Vgs=0=) Rds=very high.

Vin = H=5" => switch is closed.

p-channel: PMOS

VIA Switch is close

dosed.

- Vout Vin = L Vout = SV = H J; N Vin=H Vout = L

7



| AB                | 91  | 92  | 93  | 94   | 2     |
|-------------------|-----|-----|-----|------|-------|
| LL                | OFF | ON  | OFF | 90   | 1.1   |
| L H<br>H L<br>H L | OFF | .ON | 0N  | of E | + + + |